首页> 外文期刊>电子科学学刊(英文版) >DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
【24h】

DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR

机译:32位数字信号处理器的数据传递结构和电路设计

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0,18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Set Computer(RISC) architecture and DSP computation capability thoroughly, extends DSP with various addressing modes in a customized DSP pipeline stage architecture. The paper also discusses the architecture and circuit design of bypassing logic to fit MD32 architecture. The parallel execution of BPU with instruction decode in architecture level is applied to reduce time delay. The optimization of circuit that serial select with priority is analyzed in detail, and the result shows that about half of time delay is reduced after this optimization. Examples show that BPU is useful for improving the DSP's performance.The forwarding logic in MD32 realizes 8 data channels feedback and meets the working clock limit.
机译:本文提出了一种32位数字信号处理器(MD)-MD32中的旁路单元(BPU)的设计方法。 MD32以0.18μm技术,1.8V和200 MHz工作时钟实现。它专注于精简指令集计算机(RISC)架构和DSP计算能力,在定制的DSP流水线阶段架构中以各种寻址模式扩展DSP。本文还讨论了适合MD32架构的旁路逻辑的架构和电路设计。 BPU与体系结构级别的指令解码并行执行,以减少时间延迟。详细分析了优先级串行选择电路的优化,结果表明该优化后可减少约一半的时间延迟。实例表明BPU对于提高DSP的性能非常有用。MD32中的转发逻辑可实现8个数据通道的反馈并满足工作时钟限制。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号