首页> 外文期刊>Integration >Capacitor matching insensitive algorithmic ADC requiring no calibrations
【24h】

Capacitor matching insensitive algorithmic ADC requiring no calibrations

机译:电容器匹配不敏感算法ADC,无需校准

获取原文
获取原文并翻译 | 示例
       

摘要

A novel implementation of the algorithmic ADC is proposed in this paper. The ADC is based on an algorithmic 1.5-bit stage in which voltage multiplication is replaced by voltage addition. A floating voltage hold circuit is proposed which enables the accurate addition of signal voltages without requiring precision components. An experimental 12 bit 3.3 MS/s algorithmic ADC in 0.25 μm standard CMOS is described. It occupies 0.15 mm~2 of die area and dissipates 5.5 mW. The power and area FOMs are well below those previously reported for 1.5-bit stage algorithmic ADCs.
机译:本文提出了一种新颖的算法ADC实现。 ADC基于算法的1.5位级,其中电压相乘被电压相加替代。提出了一种浮动电压保持电路,该电路能够精确地添加信号电压而无需精密组件。描述了在0.25μm标准CMOS中的实验性12位3.3 MS / s算法ADC。芯片面积为0.15 mm〜2,耗散5.5 mW。功率和面积FOM远低于先前针对1.5位级算法ADC报道的FOM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号