首页> 外文期刊>Integration >Contemporary CMOS aging mitigation techniques: Survey, taxonomy, and methods
【24h】

Contemporary CMOS aging mitigation techniques: Survey, taxonomy, and methods

机译:当代的CMOS老化缓解技术:调查,分类法和方法

获取原文
获取原文并翻译 | 示例
           

摘要

The proposed paper addresses the overarching reliability issue of transistor aging in nanometer-scaled circuits. Specifically, a comprehensive survey and taxonomy of techniques used to model, monitor and mitigate Bias Temperature Instability (BTI) effects in logic circuits are presented. The challenges and overheads of these techniques are covered through the course of this paper. Important metrics of area overhead, power and energy overhead, performance overhead, and lifetime extension are discussed. Furthermore, the techniques are assessed with regards to ease of implementation and the ability to cope with challenges such as increase in manufacturing induced process variations. Finally, a taxonomy of the surveyed techniques is presented to facilitate generalization of the discussed approaches and to foster new inspiring techniques for this important reliability phenomenon leading to advancements in the design of defect-tolerant digital circuits.
机译:拟议论文解决了纳米级电路中晶体管老化的总体可靠性问题。具体而言,本文提供了一种用于对逻辑电路中的偏置温度不稳定性(BTI)效应进行建模,监视和缓解的技术的全面调查和分类。这些技术的挑战和开销在本文中涵盖了。讨论了面积开销,功率和能量开销,性能开销以及寿命扩展的重要指标。此外,就易于实施和应对挑战的能力进行了评估,这些挑战包括制造引起的工艺变化等问题。最后,介绍了所调查技术的分类法,以促进所讨论方法的一般化,并为这种重要的可靠性现象培养新的启发性技术,从而导致容错数字电路设计的进步。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号