首页> 外文期刊>Integration >Novel gate-overlap tunnel FET based innovative ultra-low-power ternary flash ADC
【24h】

Novel gate-overlap tunnel FET based innovative ultra-low-power ternary flash ADC

机译:基于新型栅极重叠隧道FET的创新超低功耗三元闪光ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a highly efficient ternary flash ADC, designed using the innovative gate-overlap tunnel FET (GOTFET) at the 45 nm technology node. The proposed GOTFETs have on-state currents I-on more than double, while the off-state currents I-off remaining at least an order of magnitude lower than the corresponding values of the standard 45 nm CMOS technology with the same width. Replacing MOSFETs with the proposed GOTFETs significantly reduces the static power consumption and improves performance. However, the higher I-on increases the dynamic power as well. To minimize the dynamic power, we propose a novel complementary GOTFET (CGOT) based comparator design. In addition to the inherent advantages of the GOTFET technology, the proposed design further reduces the dynamic power, such that the final power delay product (PDP) is merely 6.3% of the PDP in conventional CMOS comparator design. In addition to the novelty related to the innovative GOTFET devices, there are at least two-fold circuit-level novelty reported in this work. Firstly, we propose a novel CGOT based comparator circuit design, which, in addition to the advantages of GOTFET, further reduces the dynamic power such that the PDP is less than 1/3rd of the original PDP of the conventional comparator designed with GOTFETs. Secondly, the proposed CGOT based ADC requires only 48 transistors to encode the comparator outputs into the 2-bit ternary output, which is 30% lower than the 70 transistors necessary for the 2-bit CMOS based ternary flash ADC designs reported earlier in the literature. We propose an efficient 2-bit ternary flash ADC with a resolution of 50 mV and input quantized to 9 levels. Subsequently, we benchmark the performance of the proposed CGOT ternary flash ADC with the same ADC circuit implemented using the standard 45 nm CMOS technology library, all corresponding devices having the same width. We demonstrate that in addition to the superior performance than the corresponding CMOS ADC, the proposed CGOT ADC design consumes significantly lower power. The overall PDP of the proposed CGOT ADC is merely 6.3% of the PDP in corresponding CMOS design.
机译:本文介绍了一个高效的三元闪存ADC,在45 nm技术节点中使用创新的栅极 - 重叠隧道FET(GotFET)设计。所提出的Gotfets具有导通状态I-ON的电流,而断开状态电流I-OFF剩余比具有相同宽度的标准45nm CMOS技术的相应值的至少一个数量级。使用所提出的Gotfet替换MOSFET显着降低了静态功耗并提高了性能。但是,越高的I-ON也增加了动态功率。为了最大限度地减少动态功率,我们提出了一种新的互补Gotfet(CGOT)基于比较器设计。除了GotFET技术的固有优势之外,所提出的设计还降低了动态功率,使得最终功率延迟产品(PDP)仅为传统CMOS比较器设计中PDP的6.3%。除了与创新的Gotfet设备相关的新颖性之外,在这项工作中还有至少两倍的电路级新奇。首先,我们提出了一种基于CGOT基于CGOT的比较器电路设计,除了GotFET的优点之外,还可以降低动态功率,使得PDP小于由GotFET设计的传统比较器的原始PDP的1/3d。其次,所提出的基于CGOT的ADC需要48个晶体管以将比较器输出编码为2位三元输出,这比文献中提前报告的2位CMOS基于三元闪光ADC设计的70个晶体管低30% 。我们提出了一种高效的2位三元闪光ADC,分辨率为50 mV,并将输入量为9级。随后,我们通过使用标准45nm CMOS技术库实现的相同的ADC电路来基准测试所提出的CGOT三元闪光ADC的性能,所有相应的设备具有相同的宽度。我们证明除了优于相应的CMOS ADC的性能之外,所提出的CGOT ADC设计消耗了显着较低的功率。所提出的CGOT ADC的总体PDP仅仅是CMOS设计中PDP的6.3%。

著录项

  • 来源
    《Integration》 |2020年第7期|101-113|共13页
  • 作者单位

    Birla Inst Technol & Sci Pilani Dept Elect & Elect Engn Hyderabad Campus Hyderabad 500078 India;

    Birla Inst Technol & Sci Pilani Dept Elect & Elect Engn Hyderabad Campus Hyderabad 500078 India;

    SRM Inst Sci & Technol Dept Elect & Commun Engn Chennai 603203 Tamil Nadu India;

    Birla Inst Technol & Sci Pilani Dept Elect & Elect Engn Hyderabad Campus Hyderabad 500078 India;

    Birla Inst Technol & Sci Pilani Dept Elect & Elect Engn Hyderabad Campus Hyderabad 500078 India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    TFET; ADC; Ternary logic; Comparator; Power-delay product (PDP); Band-to-band (BtB) generation;

    机译:TFET;ADC;三元逻辑;比较器;动力延迟产品(PDP);带对带(BTB)的生成;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号