首页> 外文期刊>IEEE Transactions on Instrumentation and Measurement >A digital signal processing architecture for iterative deconvolution restoration algorithms
【24h】

A digital signal processing architecture for iterative deconvolution restoration algorithms

机译:用于迭代解卷积恢复算法的数字信号处理体系结构

获取原文
获取原文并翻译 | 示例

摘要

A VLSI DSP chip that will significantly improve the processing throughput for a general class of iterative deconvolution algorithms is presented. The design is based on a systolic array concept. This will enable these algorithms to be used for real-time DSP applications which formerly, due to speed limitations, were not possible. The increased class of applications will enable further understanding of these applications. The higher throughput will also enable the researcher to further take advantage of the features unique to iterative deconvolution.
机译:提出了一种VLSI DSP芯片,它将显着提高通用迭代反卷积算法的处理吞吐量。该设计基于脉动阵列概念。这将使这些算法能够用于实时DSP应用,而以前由于速度限制,这些应用以前是不可能的。应用程序类别的增加将使您能够进一步理解这些应用程序。更高的吞吐量还将使研究人员能够进一步利用迭代解卷积所独有的功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号