首页> 外文期刊>IEEE Transactions on Instrumentation and Measurement >Synchronous Adaptive Resolver-to-Digital Converter for FPGA-Based High-Performance Control Loops
【24h】

Synchronous Adaptive Resolver-to-Digital Converter for FPGA-Based High-Performance Control Loops

机译:基于FPGA的高性能控制环路的同步自适应旋转变压器 - 数字转换器

获取原文
获取原文并翻译 | 示例

摘要

This paper deals with a gain scheduling synchronous demodulation scheme useful to obtain speed and position measurements from resolver position sensors. The proposed algorithm is devoted to a field-programmable gate array implementation in order to provide the elaborated information for very low latency control loops. The presented design allows getting accurate estimations in a wide range of rotational speeds without requiring costly off-the-shelf integrated circuits and leads to higher accuracy at low speed if compared to commercial solutions. To this purpose, the resolver excitation circuit has been simplified working directly with a square wave signal, and the resolver frequency behavior due to the nonsinusoidal excitation has been considered.
机译:本文涉及增益调度同步解调方案,可用于从旋转变压器位置传感器获得速度和位置测量值。该算法专门用于现场可编程门阵列实现,以便为非常低的延迟控制循环提供详细信息。所提出的设计允许在广泛的旋转速度下进行准确估计,而无需要求昂贵的现成集成电路,并且与商业解决方案相比,在低速下以更高的精度导致更高的精度。为此目的,已经简化了旋转变压器激励电路,直接用方形波信号工作,并且已经考虑了由于非轴突激发引起的旋转变压器频率行为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号