首页> 外文期刊>Industrial Informatics, IEEE Transactions on >Handling Exceptions in Petri Net-Based Digital Architecture: From Formalism to Implementation on FPGAs
【24h】

Handling Exceptions in Petri Net-Based Digital Architecture: From Formalism to Implementation on FPGAs

机译:在基于Petri Net的数字体系结构中处理异常:从形式主义到FPGA的实现

获取原文
获取原文并翻译 | 示例
           

摘要

A component-based approach to the specification and implementation of complex digital systems on field-programmable gate arrays (FPGAs) has been developed, with the behavior and composition of the components specified by Petri nets (PNs). Yet modeling behavior in the case of error becomes intricate if only PNs are used. In this case, the designer often has to address every possible situation when an error occurs, which leads to complex models and human errors. This paper offers a way to model exception handling by adding the concept of macroplace (MP) to the formalism while preserving the conformity and efficiency of the implementation on a programmable logic device (such as FPGAs), as well as the analyzability of the model.
机译:已经开发了一种基于组件的方法来规范和在现场可编程门阵列(FPGA)上实现复杂的数字系统,并具有Petri网(PNs)指定的组件的行为和组成。如果仅使用PN,则在错误情况下的建模行为会变得复杂。在这种情况下,设计人员经常必须在发生错误时解决所有可能的情况,这会导致复杂的模型和人为错误。本文提供了一种将异常处理建模的方法,该方法将宏(MP)的概念添加到形式主义中,同时保留了在可编程逻辑器件(例如FPGA)上实现的一致性和效率,以及该模型的可分析性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号