首页> 外文期刊>Industrial Electronics, IEEE Transactions on >An Evaluation of a High-Level Synthesis Approach to the FPGA-Based Submicrosecond Real-Time Simulation of Power Converters
【24h】

An Evaluation of a High-Level Synthesis Approach to the FPGA-Based Submicrosecond Real-Time Simulation of Power Converters

机译:基于FPGA的功率转换器亚微秒实时仿真的高级综合方法​​的评估

获取原文
获取原文并翻译 | 示例
       

摘要

This paper evaluates the benefits of using a high-level synthesis (HLS) tool to develop field-programmable gate array (FPGA)-based real-time simulators for power electronics systems. The investigated workflow generates a synthesizable hardware description from a system level C-code along with a set of directives that specify performance criteria such as area utilization and timing closure requirements. The performance of the HLS approach is evaluated for different circuit sizes and target clock frequencies. Results show that HLS can be used for hardware-in-the-loop (HIL) applications when the circuit to be simulated is small and the target clock frequency is not too high (up to 100 MHz). For larger circuits and higher clock frequencies, HLS will either require a simulation time-step that is too large for real-time simulation purposes, or will tend to use almost all of the FPGA resources.
机译:本文评估了使用高级综合(HLS)工具为电力电子系统开发基于现场可编程门阵列(FPGA)的实时模拟器的好处。被研究的工作流从系统级C代码以及一组指定性能标准(例如区域利用率和时序收敛要求)的指令生成可综合的硬件描述。针对不同的电路大小和目标时钟频率,对HLS方法的性能进行了评估。结果表明,当要仿真的电路很小并且目标时钟频率不太高(最高100 MHz)时,HLS可以用于硬件在环(HIL)应用。对于更大的电路和更高的时钟频率,HLS要么需要太大的仿真时间步,就不能进行实时仿真,要么倾向于使用几乎所有的FPGA资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号