...
首页> 外文期刊>Industrial Electronics, IEEE Transactions on >A Network Tearing Technique for FPGA-Based Real-Time Simulation of Power Converters
【24h】

A Network Tearing Technique for FPGA-Based Real-Time Simulation of Power Converters

机译:一种基于FPGA的功率转换器实时仿真的网络技术

获取原文
获取原文并翻译 | 示例
           

摘要

The realm of hardware-in-the-loop simulation resorts to field-programmable gate arrays to achieve time steps below 1 . Such low time steps are of importance for the aerospace and automotive industries, where power converters have their switching frequencies in the 10- to 200-kHz range. This paper proposes a network tearing technique that allows subsets of switches to be treated independently, alleviates embedded memory requirements, and reduces the computational burden. An iterative algorithm is used to determine the state of naturally commutated switches, thus offering a realistic model of the power converter, independently of its operation mode or topology. A Gauss-Jordan processing unit is implemented to solve interface voltages/currents from the torn circuit. Custom floating-point operators are used to ensure good accuracy, high-frequency operation, and low computational latency. A neutral-point-clamped converter case study is presented to demonstrate the effectiveness of the method. Simulation results are validated against a reference model at a 750-ns time step and a 30-kHz sine pulsewidth modulation switching frequency.
机译:硬件在环仿真领域依靠现场可编程门阵列来实现低于1的时间步长。如此低的时间步长对于航空航天和汽车行业至关重要,因为功率转换器的开关频率在10至200 kHz范围内。本文提出了一种网络撕裂技术,该技术允许对交换机的子集进行独立处理,减轻嵌入式内存的需求,并减轻计算负担。迭代算法用于确定自然换向开关的状态,从而提供功率转换器的实际模型,而与它的工作模式或拓扑无关。高斯-乔丹处理单元用于解决被撕裂电路的接口电压/电流。自定义浮点运算符用于确保良好的准确性,高频操作和低计算延迟。提出了中性点钳位转换器的案例研究,以证明该方法的有效性。在750 ns的时间步长和30 kHz的正弦脉冲宽度调制开关频率下,针对参考模型对仿真结果进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号