首页> 外文期刊>IEICE Transactions on Information and Systems >Multiple-Valued Constant-Power Adder and Its Application to Cryptographic Processor
【24h】

Multiple-Valued Constant-Power Adder and Its Application to Cryptographic Processor

机译:多值恒功率加法器及其在密码处理器中的应用

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a constant-power adder based on multiple-valued logic and its application to cryptographic processors being resistant to side-channel attacks. The proposed adder is implemented in Multiple-Valued Current-Mode Logic (MV-CML). The important feature of MV-CML is that the power consumption can be constant regardless of input values, which makes it possible to prevent power-analysis attacks using dependencies between power consumption and intermediate values or operations of the executed cryptographic algorithms. In this paper, we focus on a multiple-valued Binary Carry-Save adder based on the Positive-Digit (PD) number system and its application to RSA processors. The power characteristic of the proposed design is evaluated with HSPICE simulation using 90 nm process technology. The result shows that the proposed design can achieve constant power consumption with lower performance overhead in comparison with the conventional binary design.
机译:本文提出了一种基于多值逻辑的恒功率加法器,并将其应用于能够抵抗边信道攻击的密码处理器。所提出的加法器以多值电流模式逻辑(MV-CML)实现。 MV-CML的重要特征是,无论输入值如何,功耗都可以保持恒定,这使得可以利用功耗和中间值之间的依赖关系或执行的密码算法的操作来防止功耗分析攻击。在本文中,我们着重于基于正数(PD)编号系统的多值二进制进位加法器及其在RSA处理器中的应用。拟议设计的功率特性通过使用90 nm工艺技术的HSPICE仿真进行了评估。结果表明,与传统的二进制设计相比,该设计可以实现恒定的功耗和较低的性能开销。

著录项

  • 来源
    《IEICE Transactions on Information and Systems》 |2010年第8期|P.2117-2125|共9页
  • 作者单位

    Department of Computer and Mathematical Sciences, Graduate School of Information Sciences, Tohoku University, Sendai-shi, 980-8579 Japan;

    rnDepartment of Computer and Mathematical Sciences, Graduate School of Information Sciences, Tohoku University, Sendai-shi, 980-8579 Japan;

    rnDepartment of Computer and Mathematical Sciences, Graduate School of Information Sciences, Tohoku University, Sendai-shi, 980-8579 Japan;

    rnDepartment of Computer and Mathematical Sciences, Graduate School of Information Sciences, Tohoku University, Sendai-shi, 980-8579 Japan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    cryptographic processors; side-channel attacks; arithmetic circuits; multiple-valued logic; RSA cryptosystem;

    机译:密码处理器;旁道攻击;运算电路;多值逻辑;RSA密码系统;
  • 入库时间 2022-08-18 00:27:02

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号