首页> 外文会议>Multiple-Valued Logic, 2009. ISMVL '09 >Multiple-Valued Constant-Power Adder for Cryptographic Processors
【24h】

Multiple-Valued Constant-Power Adder for Cryptographic Processors

机译:密码处理器的多值恒功率加法器

获取原文

摘要

This paper presents the design of a multiple-valued adder for tamper-resistant cryptographic processors. The proposed adder is implemented in multiple-valued current-mode logic (MV-CML). The important feature of MV-CML is that the power consumption can be constant regardless of the input values, which makes it possible to prevent power analysis attacks using dependencies between power consumption and intermediate values or operations of the executed cryptographic algorithms. In this paper, we present a multiple-valued constant-power adder based on the binary positive-digit (PD) number system and its application to RSA processors. The power characteristic of the proposed adder is evaluated with HSPICE simulation using 90 nm process technology. The proposed design can achieve constant power consumption with low performance overhead in comparison with the conventional binary design.
机译:本文介绍了用于防篡改密码处理器的多值加法器的设计。所提出的加法器以多值电流模式逻辑(MV-CML)实现。 MV-CML的重要特征是,无论输入值如何,功耗都可以恒定,这使得可以利用功耗和中间值之间的依赖关系或执行的加密算法来防止功耗分析攻击。在本文中,我们提出了一种基于二进制正数(PD)数字系统的多值恒功率加法器及其在RSA处理器中的应用。建议的加法器的功率特性通过使用90 nm工艺技术的HSPICE仿真进行评估。与传统的二进制设计相比,该设计可以以较低的性能开销实现恒定的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号