首页> 外文期刊>IEICE Transactions on Information and Systems >A Graph Rewriting Approach for Converting Asynchronous ROMs into Synchronous Ones
【24h】

A Graph Rewriting Approach for Converting Asynchronous ROMs into Synchronous Ones

机译:一种将异步ROM转换为同步ROM的图重写方法

获取原文
获取原文并翻译 | 示例

摘要

Most of FPGAs have Configurable Logic Blocks (CLBs) to implement combinational and sequential circuits and block RAMs to implement Random Access Memories (RAMs) and Read Only Memories (ROMs). Circuit design that minimizes the number of clock cycles is easy if we use asynchronous read operations. However, most of FPGAs support synchronous read operations, but do not support asynchronous read operations. The main contribution of this paper is to provide one of the potent approaches to resolve this problem. We assume that a circuit using asynchronous ROMs designed by a non-expert or quickly designed by an expert is given. Our goal is to convert this circuit with asynchronous ROMs into an equivalent circuit with synchronous ones. The resulting circuit with synchronous ROMs can be embedded into FPGAs. We also discuss several techniques to decrease the latency and increase the clock frequency of the resulting circuits.
机译:大多数FPGA具有可配置逻辑块(CLB)以实现组合电路和顺序电路,而块RAM则具有随机访问存储器(RAM)和只读存储器(ROM)。如果我们使用异步读取操作,则将时钟周期数降至最少的电路设计很容易。但是,大多数FPGA支持同步读取操作,但不支持异步读取操作。本文的主要贡献是提供解决这一问题的有效方法之一。我们假设给出了使用由非专家设计或由专家快速设计的异步ROM的电路。我们的目标是将具有异步ROM的电路转换为具有同步ROM的等效电路。带有同步ROM的最终电路可以嵌入到FPGA中。我们还讨论了减少延迟和增加所得电路时钟频率的几种技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号