首页> 外文期刊>IEICE Transactions on Information and Systems >An Adaptive Various-Width Data Cache for Low Power Design
【24h】

An Adaptive Various-Width Data Cache for Low Power Design

机译:适用于低功耗设计的自适应各种宽度数据缓存

获取原文
获取原文并翻译 | 示例
       

摘要

Modern microprocessors employ caches to bridge the great speed variance between a main memory and a central processing unit, but these caches consume a larger and larger proportion of the total power consumption. In fact, many values in a processor rarely need the full-bit dynamic range supported by a cache. The narrow-width value occupies a large portion of the cache access and storage. In view of these observations, this paper proposes an Adaptive Various-width Data Cache (AVDC) to reduce the power consumption in a cache, which exploits the popularity of narrow-width value stored in the cache. In AVDC, the data storage unit consists of three sub-arrays to store data of different widths. When high sub-arrays are not used, they are closed to save its dynamic and static power consumption through the modified high-bit SRAM cell. The main advantages of AVDC are: 1) Both the dynamic and static power consumption can be reduced. 2) Low power consumption is achieved by the modification of the data storage unit with less hardware modification. 3) We exploit the redundancy of narrow-width values instead of compressed values, thus cache access latency does not increase. Experimental results using SPEC 2000 benchmarks show that our proposed AVDC can reduce the power consumption, by 34.83% for dynamic power saving and by 42.87% for static power saving on average, compared with a cache without AVDC.
机译:现代微处理器使用高速缓存来弥合主存储器和中央处理单元之间的巨大速度差异,但是这些高速缓存消耗了总功耗中越来越大的比例。实际上,处理器中的许多值很少需要高速缓存支持的全位动态范围。窄值占用高速缓存访​​问和存储的很大一部分。鉴于这些观察,本文提出了一种自适应各种宽度数据高速缓存(AVDC),以减少高速缓存中的功耗,从而利用了存储在高速缓存中的窄宽度值的普及性。在AVDC中,数据存储单元由三个子阵列组成,用于存储不同宽度的数据。当不使用高子阵列时,通过修改后的高位SRAM单元将其关闭以节省其动态和静态功耗。 AVDC的主要优点是:1)可以减少动态和静态功耗。 2)通过对数据存储单元的修改而进行的硬件修改较少,从而实现了低功耗。 3)我们利用窄宽度值而不是压缩值的冗余,因此缓存访问延迟不会增加。使用SPEC 2000基准测试的实验结果表明,与没有AVDC的缓存相比,我们提出的AVDC可以平均降低功耗34.83%(动​​态功耗)和42.87%(静态功耗)。

著录项

  • 来源
    《IEICE Transactions on Information and Systems》 |2011年第8期|p.1539-1546|共8页
  • 作者单位

    The authors are with the Graduate School of Information, Productions and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

    The authors are with the Graduate School of Information, Productions and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

    The authors are with the Graduate School of Information, Productions and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    low power; data cache; frequent values; narrow-width values;

    机译:低电量;数据缓存;频繁的价值观;窄值;
  • 入库时间 2022-08-18 00:26:42

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号