首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >FPGA Implementation of a Stereo Matching Processor Based on Window-Parallel-and-Pixel-Parallel Architecture
【24h】

FPGA Implementation of a Stereo Matching Processor Based on Window-Parallel-and-Pixel-Parallel Architecture

机译:基于窗口并行和像素并行架构的立体声匹配处理器的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a processor architecture for highspeed and reliable stereo matching based on adaptive window-size control of SAD (Sum of Absolute Differences) computation. To reduce its computational complexity, SADs are computed using images divided into non-overlapping regions, and the matching result is iteratively refined by reducing a window size. Window-parallel-and-pixel-parallel architecture is also proposed to achieve to fully exploit the potential parallelism of the algorithm. The architecture also reduces the complexity of an interconnection network between memory and functional units based on the regularity of reference pixels. The stereo matching processor is implemented on an FPGA. Its performance is 80 times higher than that of a microprocessor (Pentium4@2 GHz), and is enough to generate a 3-D depth image at the video rate of 33 MHz.
机译:本文提出了一种基于自适应窗口大小控制的SAD(绝对差之和)计算的高速可靠立体声匹配处理器架构。为了降低其计算复杂度,使用划分为非重叠区域的图像来计算SAD,并通过减小窗口大小来迭代精炼匹配结果。还提出了窗口并行和像素并行架构,以充分利用算法的潜在并行性。该架构还基于参考像素的规则性降低了存储器和功能单元之间的互连网络的复杂性。立体声匹配处理器在FPGA上实现。它的性能是微处理器(Pentium4 @ 2 GHz)的80倍,并且足以以33 MHz的视频速率生成3-D深度图像。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号