首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Area-efficient Reconfigurable Architecture For Media Processing
【24h】

Area-efficient Reconfigurable Architecture For Media Processing

机译:用于媒体处理的区域有效的可重配置架构

获取原文
获取原文并翻译 | 示例

摘要

An area-efficient dynamically reconfigurable architecture is proposed, which is dedicated to media processing. To implement a compact but high performance device, which can be used in consumer applications, the reconfigurable architecture distinctively performs 8-bit operations required for media processing whereas fine-grained operations are executed with the cooperation of a host processor. A heterogeneous reconfigurable array is composed of four types of cells, for which configuration data size is reduced by focusing application domain on media processing. Implementation results show that a multi-standard video decoding can be achieved by the proposed reconfigurable architecture with 1.1× 1.4 mm~2 in a 90 nm CMOS technology.
机译:提出了一种面积有效的动态可重构架构,专门用于媒体处理。为了实现可在消费类应用中使用的紧凑但高性能的设备,可重新配置的体系结构独特地执行媒体处理所需的8位操作,而细粒度的操作是在主机处理器的配合下执行的。异构可重配置阵列由四种类型的单元组成,通过将应用程序域集中在媒体处理上,可以减少配置数据的大小。实施结果表明,在90 nm CMOS技术中,采用1.1×1.4 mm〜2的可重构架构可以实现多标准视频解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号