首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >A High Performance Partially-parallel Irregular Ldpc Decoder Based On Sum-delta Message Passing Schedule
【24h】

A High Performance Partially-parallel Irregular Ldpc Decoder Based On Sum-delta Message Passing Schedule

机译:基于和-增量消息传递调度的高性能部分并行不规则Ldpc解码器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a partially-parallel irregular LDPC decoder based on IEEE 802.1 In standard targeting high throughput and small area applications. The design is based on a novel sum-delta message passing algorithm characterized as follows: (i) Decoding throughput is greatly improved by utilizing the difference value between the updated and the original value to remove redundant computations, (ii) Registers and memory are optimized to store only the frequently used messages to decrease the hardware cost, (iii) Techniques such as binary sorting, parallel column operation, high performance pipelining are used to further speed up the message passing procedure. The synthesis result in TSMC 0.18 CMOS technology demonstrates that for (648,324) irregular LDPC code, our decoder achieves 7.5X improvement in throughput, which reaches 402 Mbps at the frequency of 200 MHz, with 11 % area reduction. The synthesis result also demonstrates the competitiveness to the fully-parallel regular LDPC decoders in terms of the tradeoff between throughput, area and power.
机译:本文中,我们针对高吞吐量和小面积应用提出了一种基于IEEE 802.1 In标准的部分并行不规则LDPC解码器。该设计基于一种新颖的sum-delta消息传递算法,其特征如下:(i)通过利用更新后的值与原始值之间的差值来消除冗余计算,大大提高了解码吞吐量,(ii)优化了寄存器和内存仅存储经常使用的消息以降低硬件成本,(iii)使用诸如二进制排序,并行列操作,高性能流水线之类的技术来进一步加快消息传递过程。台积电0.18 CMOS技术的综合结果表明,对于(648,324)不规则LDPC码,我们的解码器将吞吐量提高了7.5倍,在200 MHz的频率下达到402 Mbps,面积减少了11%。综合结果还证明了在吞吐量,面积和功率之间的权衡方面,与完全并行的常规LDPC解码器相比,其竞争力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号