首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Current-Mode CMOS-Based Decoder with Redundantly Represented 0 Addend Method for Multiple-Radix Signed-Digit Number
【24h】

Current-Mode CMOS-Based Decoder with Redundantly Represented 0 Addend Method for Multiple-Radix Signed-Digit Number

机译:基于电流模式CMOS的解码器,用于多基数有符号数字的冗余表示0加法

获取原文
获取原文并翻译 | 示例

摘要

We discuss a new decoder for the multiple-valued signed-digit number, using a current-mode CMOS transistor-oriented circuit structure. In this paper, a new decoding method with the selective summation of a redundantly represented addend "0 = [-1 r]" is proposed, where r is the radix and the addend is applied to each digit with a negative value and any consecutively higher digit takes which has a value of 0. A newly designed literal linear circuit is realized, which has a current-switch function that makes independently the short path when each digit has a value of 0. Through the parallel connections of these current switches, the same addend signal at the lower digit is transmitted in a higher speed. The decoder circuit is tested by using the general circuit simulation software SPICE and the circuit characteristics of the selective summation of a redundantly represented 0 addend and the output results of the SD decoding operation were simulated. We also evaluated the decoder circuit in terms of the processing speed and the circuit size.
机译:我们使用面向电流模式CMOS晶体管的电路结构,讨论了一种用于多值有符号数字的新解码器。在本文中,提出了一种新的解码方法,该方法具有对冗余表示的加数“ 0 = [-1 r]”进行选择性求和的方法,其中r为基数,并且将加数应用于具有负值且连续高的每个数字数位take的值为0。实现了一种新设计的文字线性电路,该电路具有电流开关功能,当每个数字的值为0时,它会独立地形成短路径。通过这些电流开关的并联,较低位的相同加数信号以较高速度传输。使用通用电路仿真软件SPICE对解码器电路进行测试,并模拟了冗余表示的0加数的选择性求和的电路特性以及SD解码操作的输出结果。我们还根据处理速度和电路尺寸评估了解码器电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号