...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Bandwidth Optimized, 64 Cycles/MB Joint Parameter Decoder Architecture for Ultra High Definition H.264/AVC Applications
【24h】

A Bandwidth Optimized, 64 Cycles/MB Joint Parameter Decoder Architecture for Ultra High Definition H.264/AVC Applications

机译:针对超高清H.264 / AVC应用的带宽优化的64周期/ MB联合参数解码器架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, VLSI architecture of a joint parameter decoder is proposed to realize the calculation of motion vector (MV), intra prediction mode (IPM) and boundary strength (BS) for ultra high definition H.264/AVC applications. For this architecture, a 64-cycle-per-MB pipeline with simplified control modes is designed to increase system throughput and reduce hardware cost. Moreover, in order to save memory bandwidth, the data which includes the motion information for the co-located picture and the last decoded line, is pre-processed before being stored to DRAM. A partition based storage format is applied to condense the MB level data, while variable length coding based compression method is utilized to reduce the data size in each partition. Experimental results show our design is capable of real-time 3840×2160@60 fps decoding at less than 133 MHz, with 37.2 k logic gates. Meanwhile, by applying the proposed scheme, 85-98% bandwidth saving is achieved, compared with storing the original information for every 4×4 block to DRAM.
机译:本文提出了一种联合参数解码器的VLSI架构,以实现超高清H.264 / AVC应用的运动矢量(MV),帧内预测模式(IPM)和边界强度(BS)的计算。对于此体系结构,设计了具有简化控制模式的每MB 64周期管道,以提高系统吞吐量并降低硬件成本。此外,为了节省存储带宽,在存储到DRAM之前,对包括同位图像的运动信息和最后的解码行的数据进行预处理。应用基于分区的存储格式来压缩MB级数据,而基于可变长度编码的压缩方法则用于减少每个分区中的数据大小。实验结果表明,我们的设计具有37.2 k逻辑门,能够在不到133 MHz的频率下实时进行3840×2160 @ 60 fps解码。同时,与将每个4×4块的原始信息存储到DRAM相比,通过应用所提出的方案,可以节省85-98%的带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号