首页> 外文期刊>IEICE Transactions on Electronics >ODiN: A 32-Bit High Performance VLIW DSP for Software Defined Radio Applications
【24h】

ODiN: A 32-Bit High Performance VLIW DSP for Software Defined Radio Applications

机译:ODiN:32位高性能VLIW DSP,用于软件定义的无线电应用

获取原文
获取原文并翻译 | 示例

摘要

A very long instruction word (VLIW) digital signal processor (DSP), called ODiN, which could execute six instructions in a single cycle simultaneously, is designed and fabricated using 0.25 μm 1-ploy 5-metal standard celt static CMOS process. The ODiN core delivers maximum 600 MIPS with 100 MHz system clock. In order to achieve high performance operation, the designed core includes compact register files, or-thogonal instruction set, single cycle operations for most instructions, and parallel processing based on software scheduling. In addition, a Viterbi decoder processor and a FFT processor that are embedded make it possible to implement software defined radio (SDR) applications efficiently.
机译:设计了非常长的指令字(VLIW)数字信号处理器(DSP),称为ODiN,它可以在一个周期内同时执行6条指令,是使用0.25μm1层5金属标准硅藻土静态CMOS工艺设计和制造的。 ODiN内核在100 MHz系统时钟下可提供最高600 MIPS的性能。为了实现高性能的操作,设计的内核包括紧凑的寄存器文件,正交指令集,大多数指令的单周期操作以及基于软件调​​度的并行处理。此外,嵌入式的维特比解码器处理器和FFT处理器使有效实现软件定义的无线电(SDR)应用成为可能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号