首页> 外文期刊>IEEE Transactions on Signal Processing >Modular VLSI architectures for computing the arithmetic Fourier transform
【24h】

Modular VLSI architectures for computing the arithmetic Fourier transform

机译:用于计算算术傅里叶变换的模块化VLSI架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Modular, area-efficient VLSI architectures for computing the arithmetic Fourier transform (AFT) are proposed. By suitable design of PEs and I/O sequencing, nonuniform data dependencies in the AFT computation which require nonequidistant inputs and assignment of Mobius function values are resolved. The proposed design employs 2N+1 PEs to compute 2N+1 Fourier coefficients. Each PE has an adder and a fixed amount of local storage, and one PE has a multiplier. I/O with the host is performed using a fixed number of channels. This results in simple PE organization, compared with those needed in known DFT/FFT architectures. The design achieves O(N) speedup. It uses significantly fewer PEs than designs in the literature and supports real-time applications by allowing continuous sequential input. It can be extended to achieve linear speedup in a fixed size array with 2p+1 PEs, 1>or=p>or=N.
机译:提出了用于计算算术傅里叶变换(AFT)的模块化,面积高效的VLSI架构。通过PE的适当设计和I / O排序,可以解决AFT计算中不均匀的数据依赖性,该依赖性需要非等距的输入并分配Mobius函数值。提出的设计采用2N + 1个PE来计算2N + 1个傅立叶系数。每个PE具有一个加法器和固定数量的本地存储,一个PE具有一个乘法器。与主机的I / O使用固定数量的通道执行。与已知的DFT / FFT体系结构相比,这可以简化PE的组织。该设计实现了O(N)加速。与文献中的设计相比,它使用的PE少得多,并通过允许连续的顺序输入来支持实时应用。可以扩展为在具有2p + 1个PE(1> or = p> or = N)的固定大小的阵列中实现线性加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号