首页> 外文期刊>IEEE Transactions on Signal Processing >Multiplier-free realizations for FIR multirate converters based on mixed-radix number representation
【24h】

Multiplier-free realizations for FIR multirate converters based on mixed-radix number representation

机译:基于混合基数表示的FIR多速率转换器的无乘数实现

获取原文
获取原文并翻译 | 示例
           

摘要

We propose some realizations of FIR multirate converters. They are based on mixed-radix signed-digit number representation in conjunction with periodically time-varying (PTV) coefficients. These realizations have desirable properties of low complexity and regularity with simple processing elements that are suitable for easy VLSI layout. By varying some parameters, these realizations also provide a tradeoff between hardware and clock speed (or throughput). The PTV coefficients are restricted to the set {0,/spl plusmn/1} or {0,/spl plusmn/1,/spl plusmn/2} so that hardware multipliers are not needed. The coefficient precision of these proposed structures can be made as high as desired by appropriate choices of the parameters. However, the disadvantage is that a more complex timing control is required. Several examples are presented.
机译:我们提出FIR多速率转换器的一些实现。它们基于混合基数带符号的数字表示以及周期性的时变(PTV)系数。这些实现具有适用于简单VLSI布局的简单处理元件的低复杂度和规则性的理想特性。通过改变一些参数,这些实现还提供了硬件和时钟速度(或吞吐量)之间的权衡。 PTV系数被限制为集合{0,/ spl plusmn / 1}或{0,/ spl plusmn / 1,/ spl plusmn / 2},因此不需要硬件乘法器。通过适当选择参数,可以使这些建议的结构的系数精度达到所需的高度。但是,缺点是需要更复杂的定时控制。给出了几个例子。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号