...
首页> 外文期刊>Signal Processing, IEEE Transactions on >A Semi-Parallel Successive-Cancellation Decoder for Polar Codes
【24h】

A Semi-Parallel Successive-Cancellation Decoder for Polar Codes

机译:极性码的半并行连续取消解码器

获取原文
获取原文并翻译 | 示例

摘要

Polar codes are a recently discovered family of capacity-achieving codes that are seen as a major breakthrough in coding theory. Motivated by the recent rapid progress in the theory of polar codes, we propose a semi-parallel architecture for the implementation of successive cancellation decoding. We take advantage of the recursive structure of polar codes to make efficient use of processing resources. The derived architecture has a very low processing complexity while the memory complexity remains similar to that of previous architectures. This drastic reduction in processing complexity allows very large polar code decoders to be implemented in hardware. An $N=2^{17}$ polar code successive cancellation decoder is implemented in an FPGA. We also report synthesis results for ASIC.
机译:极地码是最近发现的容量实现码系列,被视为编码理论的重大突破。受极性码理论最近快速发展的推动,我们提出了一种半并行架构来实现连续消除解码。我们利用极地代码的递归结构来有效利用处理资源。派生的体系结构具有非常低的处理复杂度,而存储器的复杂度仍然与以前的体系结构相似。处理复杂度的这种大幅度降低允许在硬件中实现非常大的极性代码解码器。在FPGA中实现$ N = 2 ^ {17} $个极性码连续消除解码器。我们还将报告ASIC的综合结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号