首页> 外文期刊>IEEE Transactions on Signal Processing >An Efficient Combined Bit-Flipping and Stochastic LDPC Decoder Using Improved Probability Tracers
【24h】

An Efficient Combined Bit-Flipping and Stochastic LDPC Decoder Using Improved Probability Tracers

机译:使用改进的概率跟踪器的高效组合的比特翻转和随机LDPC解码器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an efficient combined bit-flipping (BF) and stochastic low-density parity-check decoder, where a BF decoder is used to achieve a reduction in decoding cycles. A node-wise probability tracer is adopted at each variable node (VN) in order to achieve a BER performance comparable to the normalized min-sum algorithm, where check-to-variable (C2V) messages are used as inputs, rather than the variable-to-check (V2C) messages adopted in previous stochastic decoders. The complexity of the VN units is greatly reduced by sharing common units used in the generation of V2C messages together with a probability tracer. The C2V-based probability tracer enables the design of a decoder that provides a short critical path. The proposed methods are demonstrated by designing a (2048, 1723) decoder that is implemented in a 90 nm process. A total of 1460 K logic gates are integrated in a decoder that has an area of 4.12 and achieves a coded throughput of 39.3 Gb/s at a clock frequency of 749 MHz. To the best of the authors’ knowledge, the proposed decoder achieves the best normalized throughput-to-area ratio among the stochastic decoders reported in the open literatures.
机译:本文提出了一种有效的组合式位翻转(BF)和随机低密度奇偶校验解码器,其中BF解码器用于减少解码周期。每个变量节点(VN)都采用节点式概率跟踪器,以实现与归一化最小和算法可比的BER性能,在归一化最小和算法中,将对变量(C2V)消息用作输入,而不是变量先前的随机解码器中采用的“检查”(V2C)消息。通过与概率跟踪器共享V2C消息生成中使用的通用单元,可以大大降低VN单元的复杂性。基于C2V的概率跟踪器可以设计提供短关键路径的解码器。通过设计以90 nm工艺实现的(2048,1723)解码器演示了所提出的方法。解码器中总共集成了1460 K个逻辑门,其面积为4.12,并且在749 MHz的时钟频率下实现了39.3 Gb / s的编码吞吐量。据作者所知,所提出的解码器在公开文献中报告的随机解码器中实现了最佳的归一化吞吐率比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号