首页> 外文期刊>Semiconductor Manufacturing, IEEE Transactions on >Analysis of Temperature Distribution in Stacked IC With On-Chip Sensing Device Arrays
【24h】

Analysis of Temperature Distribution in Stacked IC With On-Chip Sensing Device Arrays

机译:带有片上传感器件阵列的堆叠式IC中的温度分布分析

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Temperature distributions in 3-D integrated circuits (ICs) are analyzed with a test structure, which has a top-tier chip attached on a bottom dummy chip with adhesive layer. The devices with four kinds of top-tier chip thickness of 50–410 were fabricated by a standard 0.18 CMOS process. The test structure consists of 24 sensor blocks, each of which has sensor p-n diodes, an on-chip heater resistor, and selector switches. The temperature distributions of the top-tier test chip under the constant and pulsed heater power were analyzed by both measurements and thermal simulations. Temperature , which decreases with the distance , is proportional to the reciprocal of (1/). Stacking effects on the temperature distributions become clear for the device with thinner , and device has a different proportional constant for the region of larger . Thermal simulations with an entire chip model show similar temperature distributions and the effects of bonding pads. Thermal transient phenomena in stacked ICs were analyzed under the pulsed heating and compared with simulation results.
机译:使用测试结构分析3-D集成电路(IC)中的温度分布,该测试结构的顶层芯片连接在带有粘合剂层的底部虚拟芯片上。通过标准的0.18 CMOS工艺制造出具有40-410的四种顶层芯片厚度的器件。该测试结构由24个传感器模块组成,每个模块都具有传感器p-n二极管,一个片上加热器电阻和选择器开关。通过测量和热仿真分析了恒定和脉冲加热器功率下顶层测试芯片的温度分布。温度随距离而降低,与(1 /)的倒数成正比。对于更薄的器件,堆叠对温度分布的影响变得很明显,而对于较大的器件,器件具有不同的比例常数。整个芯片模型的热仿真显示出相似的温度分布和焊盘的影响。分析了脉冲加热下堆叠式集成电路中的热瞬态现象,并将其与仿真结果进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号