...
首页> 外文期刊>IEEE Transactions on Reliability >Designing fault-secure parallel encoders for systematic linear error correcting codes
【24h】

Designing fault-secure parallel encoders for systematic linear error correcting codes

机译:设计用于系统线性纠错码的故障安全并行编码器

获取原文
获取原文并翻译 | 示例
           

摘要

We consider the open problem of designing fault-secure parallel encoders for various systematic linear ECC. The main idea relies on generating not only the check bits for error correction but also, separately and in parallel, the check bits for error detection. Then, the latter are compared against error detecting check bits which are regenerated from the error correcting check bits. The detailed design is presented for encoders for CRC codes. The complexity evaluation of FPGA implementations of encoders with various degrees of parallelism shows that their fault-secure versions compare favorably against their unprotected counterparts both with respect to complexity and the maximal frequency of operation. Future research will include the design of FS decoders for CRC codes as well as the generalization of the presented ideas to design of FS encoders and decoders for other systematic linear ECC like nonbinary BCH codes and Reed-Solomon codes.
机译:我们考虑为各种系统线性ECC设计故障安全并行编码器的未解决问题。主要思想不仅依赖于生成用于纠错的校验位,而且还依赖于生成并行用于错误检测的校验位。然后,将后者与从纠错校验位重新生成的检错校验位进行比较。提出了针对CRC码编码器的详细设计。具有不同并行度的编码器的FPGA实现的复杂性评估表明,就复杂性和最大操作频率而言,其故障保护版本与未受保护的版本相比具有优势。未来的研究将包括用于CRC码的FS解码器的设计,以及将所提出的思想推广到用于其他系统线性ECC(例如非二进制BCH码和Reed-Solomon码)的FS编码器和解码器的设计中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号