首页> 外文期刊>IEEE Transactions on Nuclear Science >Reducing Soft Error Rate in Logic Circuits Through Approximate Logic Functions
【24h】

Reducing Soft Error Rate in Logic Circuits Through Approximate Logic Functions

机译:通过近似逻辑函数降低逻辑电路中的软错误率

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The ever-decreasing charge required to represent a logic HIGH state at a circuit node has resulted in increased vulnerability of advanced ICs to Single-Event Upsets. Design approaches that address this threat to reliable operation of ICs are needed. The approach presented here uses logical masking through approximate functions to reduce the single-event error rate of a given circuit. Results on benchmark circuits show the effectiveness of this approach for mitigating the threat of SEU's
机译:表示电路节点上逻辑高电平状态所需的电荷不断减少,这导致高级IC对单事件翻转的脆弱性增加。需要设计方法来解决这种对IC可靠运行的威胁。此处介绍的方法通过近似函数使用逻辑屏蔽,以减少给定电路的单事件错误率。基准电路的结果表明,该方法可减轻SEU威胁。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号