首页> 外文期刊>IEEE Transactions on Microwave Theory and Techniques >A 210-GHz Amplifier in 40-nm Digital CMOS Technology
【24h】

A 210-GHz Amplifier in 40-nm Digital CMOS Technology

机译:采用40nm数字CMOS技术的210GHz放大器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a 210-GHz amplifier design in 40-nm digital bulk CMOS technology. The theoretical maximum voltage gain that an amplifier can achieve and the loss of a matching network are derived for the optimization of a few hundred gigahertz amplifiers. Accordingly, the bias and size of transistors, circuit topology, and inter-stage coupling method can be determined methodically to maximize the amplifier gain. The measured results show that the amplifier exhibits a peak power gain of 10.5 dB at 213.5 GHz and an estimated 3-dB bandwidth of 13 GHz. The power consumption is only 42.3 mW under a 0.8-V supply. To the best of the authors' knowledge, this work demonstrates the CMOS amplifier with highest operation frequency reported thus far.
机译:本文介绍了采用40nm数字体CMOS技术的210GHz放大器设计。为了优化几百个千兆赫兹的放大器,得出了放大器可以达到的理论最大电压增益和匹配网络的损耗。因此,可以系统地确定晶体管的偏置和尺寸,电路拓扑以及级间耦合方法,以使放大器增益最大化。测量结果表明,该放大器在213.5 GHz时具有10.5 dB的峰值功率增益,在13 GHz时估计具有3dB的带宽。在0.8V电源下,功耗仅为42.3 mW。据作者所知,这项工作演示了迄今为止报道的具有最高工作频率的CMOS放大器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号