首页> 外文期刊>Microwave Theory and Techniques, IEEE Transactions on >Millimeter-Wave Low-Noise Amplifier Design in 28-nm Low-Power Digital CMOS
【24h】

Millimeter-Wave Low-Noise Amplifier Design in 28-nm Low-Power Digital CMOS

机译:采用28nm低功耗数字CMOS的毫米波低噪声放大器设计

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the design of a 60-GHz low-noise amplifier (LNA) in a 28-nm low-power (LP) bulk CMOS process. As the technology is optimized for digital LP applications, the design of millimeter-wave (mm-wave) circuits requires high-frequency design and modeling of all active and passive devices. This includes the development of a suitable RF-transistor layout, as well as transmission lines and high- capacitors. The mm-wave circuit design aspects are further discussed with considerations about possible dc-distribution approaches, broadband matching networks, and optimum transistor loads. The proposed approach and device models have been validated with the fabrication and characterization of a two-stage 60-GHz LNA. This circuit exhibits 13.8 dB of power gain, 18 GHz of bandwidth, 4 dB of minimum noise figure, and an input referred 1-dB compression point at 12.5 dBm consuming 24 mW of dc power. Based on this performance and to the authors’ best knowledge, the presented amplifier shows the highest reported value for a commonly used figure-of-merit of 60-GHz LNAs.
机译:本文介绍了采用28nm低功耗(LP)体CMOS工艺的60GHz低噪声放大器(LNA)的设计。由于该技术针对数字LP应用进行了优化,因此毫米波(mm-wave)电路的设计需要所有有源和无源设备的高频设计和建模。这包括开发合适的射频晶体管布局以及传输线和高电容。考虑可能的直流分配方法,宽带匹配网络和最佳晶体管负载,进一步讨论了毫米波电路设计方面。提议的方法和设备模型已通过两级60 GHz LNA的制造和表征得到验证。该电路具有13.8 dB的功率增益,18 GHz的带宽,4 dB的最小噪声系数,以及在12.5 dBm时的输入参考1 dB压缩点,消耗了24 mW的直流功率。基于这种性能,并根据作者的最佳知识,对于常见的60 GHz LNA品质因数,该放大器显示出最高的报告值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号