首页> 外文期刊>Microwave Theory and Techniques, IEEE Transactions on >Design of a Fully Integrated Two-Stage Watt-Level Power Amplifier Using 28-nm CMOS Technology
【24h】

Design of a Fully Integrated Two-Stage Watt-Level Power Amplifier Using 28-nm CMOS Technology

机译:采用28nm CMOS技术的全集成式两级功率放大器设计

获取原文
获取原文并翻译 | 示例
           

摘要

We present a linear two-stage power amplifier (PA) for UMTS terrestrial radio access (UTRA) applications. The PA has been designed using a standard 28-nm complementary metal–oxide–semiconductor process. It includes an on-chip input matching network, a predriver stage, and an on-chip output matching network. Additional process-voltage-temperature compensation circuits and electrostatic discharge protection have been implemented on-chip. A differential triple-stack transistor array acts as transconductance circuit and generates watt-level RF output power. Measured saturated output power is more than 31 dBm and peak power-added efficiency is 33% for sinusoidal operation at 1.8 GHz. When applying memoryless digital predistortion (DPD) for 3rd Generation Partnership Project (3GPP) UTRA test vectors, an adjacent-channel leakage ratio of 33 dBc at 5 MHz for 26.5-dBm output power is achieved. A corresponding error-vector magnitude of 1.7% can be measured when using memoryless DPD.
机译:我们介绍了用于UMTS地面无线电接入(UTRA)应用的线性两级功率放大器(PA)。该功率放大器是使用标准的28 nm互补金属氧化物半导体工艺设计的。它包括一个片上输入匹配网络,一个预驱动器级和一个片上输出匹配网络。片上还实现了附加的过程电压-温度补偿电路和静电放电保护。差分三重堆栈晶体管阵列充当跨导电路,并产生瓦特级RF输出功率。对于1.8 GHz的正弦波操作,测得的饱和输出功率大于31 dBm,峰值功率附加效率为33%。当对第三代合作伙伴计划(3GPP)UTRA测试矢量应用无记忆数字预失真(DPD)时,对于26.5 dBm输出功率,在5 MHz时的邻信道泄漏比达到33 dBc。使用无记忆DPD时,可以测量到的误差矢量幅度为1.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号