...
【24h】

Clock suppression techniques for synchronous circuits

机译:同步电路的时钟抑制技术

获取原文
获取原文并翻译 | 示例
           

摘要

A clock suppression based technique that takes advantage of the higher abstraction level provided by synchronous design techniques to improve logic simulation performance was given by the authors (see Proc. IEEE Int. Conf. on Comput. Aided Des. Integr. Circuit Syst., pp.62-65, 1990). Here, the authors elaborate on those techniques and present extensions that can offer an average performance increase of over 5* and a peak performance increase of over 10* that of a conventional logic simulator. The viability of the approach is shown by presenting results from switch-level simulations of large industrial examples. It is shown that because clock suppression based techniques are CPU-bound, they can take advantage of the recent explosive growth of CPU performance.
机译:作者提供了一种基于时钟抑制的技术,该技术利用了同步设计技术提供的更高抽象级别来改善逻辑仿真性能(请参见Proc。IEEE Int。Conf。on Comput。Aeded Des。Integr。Circuit Syst。,pp。 .62-65,1990)。在这里,作者详细介绍了这些技术,并介绍了可以提供平均性能提高超过5倍,峰值性能提高超过传统逻辑模拟器10倍的扩展。通过展示大型工业示例的开关级仿真结果显示了该方法的可行性。结果表明,由于基于时钟抑制的技术受CPU限制,因此它们可以利用CPU性能的爆炸性增长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号