首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Automatic generation of parasitic constraints for performance-constrained physical design of analog circuits
【24h】

Automatic generation of parasitic constraints for performance-constrained physical design of analog circuits

机译:自动生成用于性能受限的模拟电路物理设计的寄生约束

获取原文
获取原文并翻译 | 示例
       

摘要

A design methodology for the physical design of analog circuits is proposed. The methodology is based on the automatic generation of constraints on parasitics introduced during the layout phase from constraints on the functional performance of the circuit. In this novel performance-constrained approach, the parasitic constraints drive the layout tools to reduce the need for further layout iterations. Parasitic constraint generation involves (1) generation of a set of bounding constraints on the critical parasitics of a circuit to provide maximum flexibility to the layout tools while meeting the performance constraints; and (2) deriving a set of matching constraints on the parasitics from matched-node-pair and matched-branch-pair information in differential circuits. The constraint generator PARCAR is described and results presented for test circuits.
机译:提出了一种模拟电路的物理设计方法。该方法基于对电路功能性能的约束在布局阶段引入的对寄生的约束的自动生成。在这种新颖的性能受限方法中,寄生约束驱动布局工具减少了对进一步布局迭代的需求。寄生约束产生包括:(1)在电路的关键寄生上产生一组边界约束,以在满足性能约束的同时为布局工具提供最大的灵活性; (2)根据差分电路中的匹配节点对和分支分支对信息,推导出对寄生的一组匹配约束。描述了约束发生器PARCAR,并给出了测试电路的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号