...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Performance-driven simultaneous placement and routing for FPGA's
【24h】

Performance-driven simultaneous placement and routing for FPGA's

机译:性能驱动的FPGA的同时放置和布线

获取原文
获取原文并翻译 | 示例

摘要

Sequential place and route tools for field programmable gate arrays (FPGA's) are inherently weak at addressing both wirability and timing optimizations. This is primarily due to the difficulty of accurately predicting wirability and delay during placement. A set of new performance-driven simultaneous placement/routing techniques has been developed for both row-based and island-style FPGA designs. These techniques rely on an iterative improvement placement algorithm augmented with fast, complete routing heuristics in the placement loop. For row-based designs, this new layout strategy yielded up to 28% improvements in timing and 33% in wirability for several MCNC benchmarks when compared to a traditional sequential place and route system in use at Texas Instruments. On a set of industrial designs for Xilinx 4000-series island-style FPGA's, our scheme produced 100% routed designs with 8-15% improvement in delay when compared to the Xilinx XACT5.0 place and route system.
机译:用于现场可编程门阵列(FPGA)的顺序布局和布线工具在解决可布线性和时序优化方面天生就很弱。这主要是由于难以准确预测放置期间的可穿戴性和延迟。已经为基于行和岛式的FPGA设计开发了一套新的性能驱动的同时放置/布线技术。这些技术依赖于迭代改进布局算法,该算法在布局循环中添加了快速,完整的路由启发式算法。对于基于行的设计,与德州仪器(TI)使用的传统顺序布局和布线系统相比,这种新的布局策略可将多个MCNC基准的时序改善28%,将可布线性提高33%。在针对Xilinx 4000系列孤岛式FPGA的一系列工业设计中,与Xilinx XACT5.0布局布线系统相比,我们的方案生产了100%的布线设计,延迟提高了8-15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号