...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A general hierarchical circuit modeling and simulation algorithm
【24h】

A general hierarchical circuit modeling and simulation algorithm

机译:通用分层电路建模与仿真算法

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a new hierarchical circuit modeling and simulation technique in s-domain for linear analog and interconnect circuits. The new method is based on a graph-based symbolic hierarchical circuit decomposition scheme. It can derive the exact or approximate admittances in the reduced circuit matrix and compute the circuit characteristics in rational function forms for very large linear analog and interconnect circuits. We show that the exact symbolic expressions of a circuit can be obtained by finding the cancellation-free expressions from the same circuit with hierarchical definitions. Some theoretical results are characterized for the presence and conditions of cancellations in the symbolic expressions from the subcircuit reduction. A novel decancellation strategy based on a graph-based hierarchical decomposition process is proposed and canceling terms are removed both symbolically and numerically to obtain the order-reduced circuit models. The proposed method can be used for modeling and simulation of any passive or active linear circuit, which makes our method very attractive for modeling both analog circuits and resistance-capacitance-inductance interconnect circuits in both frequency and time domain. An example RC circuit is illustrated and experimental results with some large analog and interconnects circuits are presented to validate the proposed method. Our experimental results also show that subcircuit (multiple-node) reduction scheme in general is better than one-node reduction methods such as Y-/spl Delta/ transformation in terms of CPU time and memory usage.
机译:本文针对线性模拟和互连电路提出了一种新的s域分层电路建模和仿真技术。新方法基于基于图的符号分层电路分解方案。它可以得出简化电路矩阵中的精确导纳或近似导纳,并以非常大的线性模拟和互连电路的有理函数形式计算电路特性。我们表明,可以通过从具有分层定义的同一电路中找到免消除表达式来获得电路的精确符号表达式。一些理论结果的特征在于子电路简化的符号表达式中存在抵消条件。提出了一种基于基于图的层次分解过程的新的消除策略,并从符号和数值上消除了抵消项,从而获得了降阶电路模型。所提出的方法可以用于任何无源或有源线性电路的建模和仿真,这使得我们的方法对于在频域和时域中对模拟电路和电阻-电容-电感-电感互连电路都进行建模非常有吸引力。举例说明了RC电路,并给出了一些大型模拟电路和互连电路的实验结果,以验证所提出的方法。我们的实验结果还表明,在CPU时间和内存使用方面,子电路(多节点)减少方案总体上优于单节点减少方法,例如Y- / spl Delta /转换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号