首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Automatic Creation of Domain-Specific Reconfigurable CPLDs for SoC
【24h】

Automatic Creation of Domain-Specific Reconfigurable CPLDs for SoC

机译:自动为SoC创建特定于域的可重配置CPLD

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents tools that automate the creation of domain-specific complex programmable logic devices (CPLDs), targeted for systems-on-a-chip. By tailoring full-crossbar-based CPLDs to the domains that they support, we provide results that beat fixed reconfigurable architectures by 5.5times-11.8times on average in terms of area-delay product. We also create sparse-crossbar-based CPLD architectures, using a novel switch-smoothing algorithm that makes the crossbars amenable to layout. This algorithm reduced the wire jog pitch of our largest layout from 48 to just 3, allowing for a compact very-large-scale-integration layout. These sparse-crossbar-based CPLDs require just 0.37times the area and 0.30times the delay of our full-crossbar-based CPLDs. We also address the question of how best to add resources to a CPLD in order to support future, unknown circuits, concluding that the best strategy is to add 5% to the crossbar switch density and to provide additional programmable logic arrays of the same size found in the base architecture
机译:本文介绍了针对片上系统自动创建特定于域的复杂可编程逻辑器件(CPLD)的工具。通过针对基于全交叉开关的CPLD对其支持的域进行定制,我们提供的结果在面积延迟积方面比固定的可重配置体系结构平均要高5.5倍至11.8倍。我们还使用新颖的开关平滑算法创建了基于稀疏交叉开关的CPLD架构,该算法使交叉开关易于布局。该算法将我们最大布局的线动点距从48个减少到3个,从而实现了紧凑的超大规模集成布局。这些基于稀疏交叉开关的CPLD的面积仅为基于全交叉开关的CPLD的0.37倍,而延迟仅为0.30倍。我们还解决了如何最好地向CPLD添加资源以支持未来未知的电路的问题,得出的最佳策略是将纵横开关密度增加5%,并提供发现的相同大小的其他可编程逻辑阵列在基础架构中

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号