首页> 外文会议>Field Programmable Logic and Applications, 2005. International Conference on >Automatic creation of domain-specific reconfigurable CPLDs for SOC
【24h】

Automatic creation of domain-specific reconfigurable CPLDs for SOC

机译:自动为SOC创建特定于域的可重配置CPLD

获取原文

摘要

Many system-on-a-chip devices would benefit from the inclusion of reprogrammable logic on the silicon die, as it can add general computing ability, provide run-time reconfigurability, or even be used for post-fabrication modifications. Also, by catering the logic to the SoC domain, additional area and delay gains can be achieved over current, more general reconfigurable fabrics. This paper presents tools that automate the creation of domain-specific CPLDs for SoC, including an architecture generator for finding appropriate architectures and a layout generator for creating efficient layouts. By tailoring CPLDs to the domains that they are supporting, we provide results that beat representative fixed architectures by 5.6/spl times/ to 11.9/spl times/ on average in terms of area-delay product.
机译:许多片上系统设备将从硅芯片上包含可重编程逻辑中受益,因为它可以增加一般的计算能力,提供运行时可重配置性,甚至可以用于后加工修改。而且,通过将逻辑提供给SoC域,可以在当前的,更通用的可重新配置结构上实现额外的面积和延迟增益。本文介绍了可自动为SoC创建特定于域的CPLD的工具,包括用于查找适当架构的架构生成器和用于创建有效布局的布局生成器。通过根据CPLD支持的领域定制CPLD,我们提供的结果在面积延迟积方面比代表性的固定体系结构平均降低了5.6 / spl次/至11.9 / spl次/。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号