首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Unspecified Transition Faults: A Transition Fault Model for At-Speed Fault Simulation and Test Generation
【24h】

Unspecified Transition Faults: A Transition Fault Model for At-Speed Fault Simulation and Test Generation

机译:未指定的过渡故障:用于全速故障仿真和测试生成的过渡故障模型

获取原文
获取原文并翻译 | 示例
           

摘要

A transition fault model is described, which is easy to simulate under test sequences that are applied at-speed, and provides a target for the generation of at-speed test sequences. At-speed test application allows a circuit to be tested under its normal-operation conditions. However, fault simulation and test generation for standard transition faults become significantly more complex due to the need to handle faulty signal transitions that span multiple clock cycles. As a result, each transition fault needs to be considered multiple times, with multiple sizes of the extra delay on the faulty line. The proposed fault model alleviates this shortcoming by introducing unspecified values into the faulty circuit when fault effects may occur, thus allowing faults of all possible sizes to be encompassed in a single fault. Fault detection potentially occurs when an unspecified value reaches a primary output. “Pessimistic,” “optimistic,” and “random” versions of the fault model and corresponding fault coverages are defined. If a single fault coverage is to be computed, the pessimistic one provides the lowest fault coverage. By using the optimistic or random version, it is possible to obtain a range of possible fault coverages that is analogous to the range of sizes of transition faults. For certain applications, it is also possible to include more than one version of every fault in a single set of target faults and to compute a single fault coverage. Experimental results of fault simulation and test generation are presented to demonstrate the behavior of the model and to compare it with other fault models.
机译:描述了一种过渡故障模型,该模型易于在高速应用的测试序列下进行仿真,并为生成高速测试序列提供了目标。高速测试应用程序允许在正常工作条件下测试电路。但是,由于需要处理跨越多个时钟周期的错误信号转换,因此标准转换故障的故障仿真和测试生成变得更加复杂。结果,需要多次考虑每个过渡故障,并在故障线上采用多种大小的额外延迟。所提出的故障模型通过在故障可能发生时将未指定的值引入故障电路中来减轻该缺点,从而允许将所有可能大小的故障包含在单个故障中。当未指定的值到达主输出时,可能会发生故障检测。定义了故障模型的“悲观”,“乐观”和“随机”版本以及相应的故障范围。如果要计算单个故障覆盖率,则悲观的故障覆盖率最低。通过使用乐观版本或随机版本,可以获得与过渡故障大小范围类似的可能故障覆盖范围。对于某些应用,还可以在单​​个目标故障集中包括每个故障的多个版本,并计算单个故障覆盖率。给出了故障仿真和测试生成的实验结果,以证明该模型的行为并将其与其他故障模型进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号