首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Reliable State Retention-Based Embedded Processors Through Monitoring and Recovery
【24h】

Reliable State Retention-Based Embedded Processors Through Monitoring and Recovery

机译:通过监视和恢复实现可靠的基于状态保留的嵌入式处理器

获取原文
获取原文并翻译 | 示例

摘要

State retention power gating and voltage-scaled state retention are two effective design techniques, commonly employed in embedded processors, for reducing idle circuit leakage power. This paper presents a methodology for improving the reliability of embedded processors in the presence of power supply noise and soft errors. A key feature of the method is low cost, which is achieved through reuse of the scan chain for state monitoring, and it is effective because it can correct single and multiple bit errors through hardware and software, respectively. To validate the methodology, ARM® Cortex™-M0 embedded microprocessor (provided by our industrial project partner) is implemented in field-programmable gate array and further synthesized using 65-nm technology to quantify the cost in terms of area, latency, and energy. It is shown that the proposed methodology has a small area overhead (8.6%) with less than 4% worst-case increase in critical path and is capable of detecting and correcting both single bit and multibit errors for a wide range of fault rates.
机译:状态保持功率门控和电压缩放状态保持是两种有效的设计技术,通常用于嵌入式处理器中,以减少空闲电路的泄漏功率。本文提出了一种在存在电源噪声和软错误的情况下提高嵌入式处理器可靠性的方法。该方法的关键特征是低成本,这是通过将扫描链重新用于状态监视来实现的,并且之所以有效,是因为它可以通过硬件和软件分别纠正单个和多个位错误。为了验证该方法,在现场可编程门阵列中实施了ARM®Cortex™-M0嵌入式微处理器(由我们的工业项目合作伙伴提供),并使用65纳米技术进行了进一步合成,以在面积,延迟和能源方面量化成本。 。结果表明,所提出的方法具有较小的区域开销(8.6%),而关键路径的最坏情况增加不到4%,并且能够针对广泛的故障率检测和纠正单比特和多比特错误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号