首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Efficient Built-In Self-Repair Techniques for Multiple Repairable Embedded RAMs
【24h】

Efficient Built-In Self-Repair Techniques for Multiple Repairable Embedded RAMs

机译:用于多个可修复嵌入式RAM的高效内置自修复技术

获取原文
获取原文并翻译 | 示例

摘要

In this paper, efficient built-in self-repair (BISR) techniques for multiple repairable memory cores with different sizes and divided redundancy mechanisms are proposed. Embedded memory cores are first partitioned into memory groups. For each memory group, a redundant memory module is added and divided into row blocks and column blocks. Moreover, the memory cores within a memory group are partitioned into divided arrays (consisting of row/column blocks) of the same size. The redundant memory can be shared among all memory cores within the same memory group. Therefore, unlike the traditional redundancy architectures, a row (column) block is used as the basic replacement element. Based on the proposed redundancy architecture, a heuristic heterogeneous extended spare pivoting redundancy analysis algorithm suitable for built-in implementation is also proposed. Experimental results show that the repair rate and manufacturing yield can be improved significantly due to the efficient usage of redundancy. Moreover, the area overhead of the BISR circuitry for an example memory group consisting of four memory instances of size 9.25 Mbits is only 1.12%.
机译:本文提出了一种有效的内置自修复(BISR)技术,该技术可用于具有不同大小和划分冗余机制的多个可修复内存核心。嵌入式内存核心首先被划分为内存组。对于每个内存组,添加一个冗余内存模块并将其分为行块和列块。此外,存储器组内的存储器核心被划分为相同大小的划分的阵列(由行/列块组成)。冗余内存可以在同一内存组内的所有内存核心之间共享。因此,与传统的冗余体系结构不同,将行(列)块用作基本替换元素。基于所提出的冗余架构,还提出了一种适用于内置实现的启发式异构扩展备用枢轴冗余分析算法。实验结果表明,由于冗余的有效利用,可以显着提高维修率和制造良率。此外,对于由大小为9.25 Mbit的四个存储实例组成的示例存储组,BISR电路的区域开销仅为1.12%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号