首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Time-Scalable Mapping for Circuit-Switched GALS Chip Multiprocessor Platforms
【24h】

Time-Scalable Mapping for Circuit-Switched GALS Chip Multiprocessor Platforms

机译:电路交换GALS芯片多处理器平台的时间可伸缩映射

获取原文
获取原文并翻译 | 示例

摘要

We study the problem of mapping concurrent tasks of an application to cores of a chip multiprocessor that utilize circuit-switched interconnect and global asynchronous local synchronous (GALS) clocking domains. We develop a configurable algorithm that naturally handles a number of practical requirements, such as architectural features of the target platform, core failures, and hardware accelerators, and in addition, is scalable to a large number of tasks and cores. Experiments with several real life applications show that our algorithm outperforms manual mapping, integer linear programming-based mapping after ten days of solver run time, and a recent packet-switched network on chip-based task mapper through which, we underscore the unique requirements of task mapping for circuit-switched GALS architectures.
机译:我们研究了将应用程序的并发任务映射到利用电路交换互连和全局异步本地同步(GALS)时钟域的芯片多处理器内核的问题。我们开发了一种可配置算法,该算法自然可以满足许多实际需求,例如目标平台的体系结构功能,核心故障和硬件加速器,此外,还可以扩展到大量任务和核心。在多个实际应用中进行的实验表明,我们的算法的性能优于手动映射,求解器运行十天后基于整数线性规划的映射以及最近的基于芯片的分组交换网络基于任务的映射器,我们强调了该算法的独特要求电路交换GALS架构的任务映射。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号