首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Hardware Memory Management for Future Mobile Hybrid Memory Systems
【24h】

Hardware Memory Management for Future Mobile Hybrid Memory Systems

机译:未来移动混合存储系统的硬件内存管理

获取原文
获取原文并翻译 | 示例

摘要

The current mobile applications have rapidly growing memory footprints, posing a great challenge for memory system design. Insufficient DRAM main memory will incur frequent data swaps between memory and storage, a process that hurts performance, consumes energy, and deteriorates the write endurance of typical flash storage devices. Alternately, a larger DRAM has higher leakage power and drains the battery faster. Furthermore, DRAM scaling trends make further growth of DRAM in the mobile space prohibitive due to cost. Emerging nonvolatile memory (NVM) has the potential to alleviate these issues due to its higher capacity per cost than DRAM and minimal static power. Recently, a wide spectrum of NVM technologies, including phase-change memories (PCMs), memristor, and 3-D XPoint has emerged. Despite the mentioned advantages, NVM has longer access latency compared to DRAM and NVM writes can incur higher latencies and wear costs. Therefore, the integration of these new memory technologies in the memory hierarchy requires a fundamental rearchitecting of traditional system designs. In this work, we propose a hardware-accelerated memory manager (HMMU) that addresses in a flat address space, with a small partition of the DRAM reserved for subpage block-level management. We design a set of data placement and data migration policies within this memory manager such that we may exploit the advantages of each memory technology. By augmenting the system with this HMMU, we reduce the overall memory latency while also reducing writes to the NVM. The experimental results show that our design achieves a 39% reduction in energy consumption with only a 12% performance degradation versus an all-DRAM baseline that is likely untenable in the future.
机译:目前的移动应用程序具有迅速增长的内存脚印,对内存系统设计构成了巨大挑战。没有足够的DRAM主内存将频繁地数据在内存和存储之间递交,这是一种伤害性能,消耗能量的过程,并降低了典型闪存存储设备的写入耐久性。或者,更大的DRAM具有更高的漏电功率,并更快地排出电池。此外,由于成本,DRAM缩放趋势在移动空间中的DRAM进一步增长。出现的非易失性存储器(NVM)具有由于其成本高于DRAM和最小静态功率的可能性,因此可能会降低这些问题。最近,出现了广泛的NVM技术,包括相变存储器(PCM),忆阻器和3-D XPoint。尽管有了上述优点,与DRAM相比,NVM具有更长的访问延迟,并且NVM写入可能会产生更高的延迟和磨损成本。因此,在内存层次结构中集成了这些新的内存技术需要传统系统设计的基本readchitecting。在这项工作中,我们提出了一个硬件加速的内存管理器(HMMU),该管理器(HMMU)在平面地址空间中地址,具有用于子页面块级管理的DRAM的小分区。我们在此内存管理器中设计一组数据放置和数据迁移策略,以便我们可以利用每个内存技术的优势。通过使用此HMMU增强系统,我们降低了整体内存延迟,同时还原给NVM的写入。实验结果表明,我们的设计达到了能耗减少39%,只有12%的性能下降与未来可能站立的全部DRAM基准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号