首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Minimally Biased Multipliers for Approximate Integer and Floating-Point Multiplication
【24h】

Minimally Biased Multipliers for Approximate Integer and Floating-Point Multiplication

机译:近似整数和浮点乘法的最小偏置乘法器

获取原文
获取原文并翻译 | 示例

摘要

Approximate multipliers enable the saving of area and power for implementation of many modern error-resilient compute-intensive applications. In this paper, we first propose a novel error-configurable minimally biased approximate integer multiplier (MBM) design. The proposed MBM design is devised by coupling a unique error-reduction mechanism with an approximate log based integer multiplier. Next, we propose an optimization (by removing leading-one detection and barrel shifting logic) of the MBM and a class of state-of-the-art approximate integer multipliers (DRUM and SSM), so that they can be efficiently used in approximate floating-point (FP) multipliers. Then, we propose a set of new approximate FP multipliers and we show that these FP multipliers lie on the Pareto front on the design spaces of area versus error and power versus error. We synthesize the designs using the TSMC 45-nm standard-cell library. Results show that the MBM integer design offers optimal points in the design space, offering up to 75% area reduction and 84% power reduction with <;0.1% error bias, when compared with the accurate version. The proposed approximate FP multipliers offer better error-efficiency tradeoffs than traditional precision scaling. The FP design space can offer up to 57x power and 28x area improvement for less than 25% peak error, 7% mean error, and 4% error bias, when compared with the IEEE-754 single-precision FP multiplier. We also perform application-level evaluations of the proposed approximate integer and FP multipliers, showing that our proposed multipliers enable significant power and area reduction with minimal degradation in applications' output quality.
机译:近似乘法器可以节省面积和功率,以实现许多现代的,具有抗错能力的计算密集型应用程序。在本文中,我们首先提出一种新颖的可配置错误的最小偏置近似整数乘法器(MBM)设计。提出的MBM设计是通过将独特的错误减少机制与基于近似对数的整数乘法器耦合而设计的。接下来,我们建议对MBM进行优化(通过消除前导检测和桶形移位逻辑)和一类最新的近似整数乘法器(DRUM和SSM),以便可以有效地将它们用于近似浮点(FP)乘法器。然后,我们提出了一组新的近似FP乘数,并证明了这些FP乘数位于面积对误差以及功率对误差的设计空间的帕累托前沿。我们使用台积电45纳米标准单元库对设计进行综合。结果表明,与精确版本相比,MBM整数设计在设计空间中提供了最佳的点,可减少多达75%的面积和84%的功耗,且误差偏差小于0.1%。所提出的近似FP乘法器提供了比传统精度缩放更好的错误效率折衷方案。与IEEE-754单精度FP相比,FP设计空间可提供多达57倍的功耗和28倍的面积改善,峰值误差小于25%,平均误差为7%,误差偏差为4%。乘数。我们还对拟议的近似整数和FP乘法器进行了应用程序级评估,表明我们的拟议的乘法器可显着降低功耗和面积,并最大程度降低应用程序输出质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号