【24h】

Adaptively biased linear transconductor

机译:自适应偏置线性跨导体

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a new circuit topology of a linear transconductor. The conventional differential pair (CDP), with a constant tail current, is linearized by an adaptive biasing scheme , and the only extra elements added to the differential pair are source followers. Compared to the CDP, the proposed circuit achieves similar speed and noise performance, but the common-mode rejection is compromised at the expense of tremendous improvement in linearity. While operating from a 1.8-V power supply in a 0.18-μm CMOS process, the simulated variation in gm for 1-Vp-p and 2-Vp-p differential input is 1.2% and 22%, respectively. Also, the THD performance for a 1-Vp-p, 1-MHz differential sinusoidal input is -65 dB, which is about a 40-dB improvement over the CDP.
机译:本文描述了一种线性跨导体的新电路拓扑。具有恒定尾电流的常规差分对(CDP)通过自适应偏置方案线性化,并且添加到差分对的唯一额外元件是源极跟随器。与CDP相比,该电路可实现相似的速度和噪声性能,但以牺牲线性度为代价,损害了共模抑制性能。以0.18μmCMOS工艺在1.8V电源下工作时,针对1-Vp-p和2-Vp-p差分输入的gm模拟变化分别为1.2%和22%。同样,对于1Vp-p,1MHz差分正弦输入,THD性能为-65 dB,比CDP大约提高了40dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号