首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Optimal bus sizing in migration of processor design
【24h】

Optimal bus sizing in migration of processor design

机译:迁移处理器设计中的最佳总线大小

获取原文
获取原文并翻译 | 示例
           

摘要

The effect of wire delay on circuit timing typically increases when an existing layout is migrated to a new generation of process technology, because wire resistance and cross capacitances do not scale well. Hence, careful sizing and spacing of wires is an important task in migration of a processor to next generation technology. In this paper, timing optimization of signal buses is performed by resizing and spacing individual bus wires, while the area of the whole bus structure is regarded as a fixed constraint. Four different objective functions are defined and their usefulness is discussed in the context of the layout migration process. The paper presents solutions for the respective optimization problems and analyzes their properties. In an optimally-tuned bus layout, after optimizing the most critical signal delay, all signal delays (or slacks) are equal. The optimal solution of the MinMax problem is always bounded by the solution of the corresponding sum-of-delays problem. An iterative algorithm to find the optimally-tuned bus layout is presented. Examples of solutions are shown, and design implications are derived and discussed.
机译:当将现有布局移植到新一代处理技术时,导线延迟对电路时序的影响通常会增加,因为导线电阻和交叉电容的缩放比例不佳。因此,在将处理器移植到下一代技术中,仔细的布线尺寸和间距是一项重要的任务。在本文中,信号总线的时序优化是通过调整单个总线的大小和间距来实现的,而整个总线结构的面积则被视为固定约束。定义了四个不同的目标函数,并在布局迁移过程的上下文中讨论了它们的有用性。本文提出了各个优化问题的解决方案,并分析了它们的性质。在优化调整的总线布局中,优化最关键的信号延迟后,所有信号延迟(或松弛)均相等。 MinMax问题的最佳解决方案始终受相应延迟总和问题的解决方案的限制。提出了一种迭代算法,以找到优化调整后的总线布局。给出了解决方案的示例,并导出和讨论了设计含义。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号