首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Linearized Analysis of a Digital Bang-Bang PLL and Its Validity Limits Applied to Jitter Transfer and Jitter Generation
【24h】

Linearized Analysis of a Digital Bang-Bang PLL and Its Validity Limits Applied to Jitter Transfer and Jitter Generation

机译:数字Bang-Bang PLL的线性化分析及其有效性限制应用于抖动传递和抖动产生

获取原文
获取原文并翻译 | 示例
           

摘要

In the last few years, several digital implementations of phase-locked loops (PLLs) have emerged, in some cases outperforming analog ones. Some of these PLLs use a bang-bang phase detector to convert the phase error into a digital value. Unfortunately, that introduces a hard nonlinearity in the loop which prevents the use of the traditional linear analysis. Nevertheless, authors resort to linearized models for the noise analysis of this kind of loops, but to the author's knowledge, no attempt has been made to evaluate the limits of this approach. In this paper, we address the problem of investigating the limits of the linearized approach, and we apply it to the computation of the jitter transfer and the jitter generation depending on the level of noise at the binary phase detector input. The results will be compared to phase noise measurements obtained from a digital bang-bang PLL implemented in 130-nm CMOS technology.
机译:在过去的几年中,出现了几种锁相环(PLL)的数字实现,在某些情况下,其性能优于模拟实现。这些PLL中的某些使用bang-bang相位检测器将相位误差转换为数字值。不幸的是,这在回路中引入了硬非线性,从而阻止了传统线性分析的使用。尽管如此,作者还是使用线性化模型对这种回路的噪声进行了分析,但是据作者所知,还没有尝试评估这种方法的局限性。在本文中,我们解决了研究线性化方法的局限性的问题,并将其应用于根据二进制相位检测器输入端的噪声水平来计算抖动传递和抖动产生。将该结果与从以130 nm CMOS技术实现的数字Bang-bang PLL获得的相位噪声测量结果进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号