...
首页> 外文期刊>IEEE Solid-State Circuits Letters >A 22.5–27.7-GHz Fast-Lock Bang-Bang Digital PLL in 28-nm CMOS for Millimeter-Wave Communication With 220-fs RMS Jitter
【24h】

A 22.5–27.7-GHz Fast-Lock Bang-Bang Digital PLL in 28-nm CMOS for Millimeter-Wave Communication With 220-fs RMS Jitter

机译:22.5-27.7-GHz Fast-Lock Bang-Bang数字PLL以28-NM CMOS为220-FS RMS抖动的毫米波通信

获取原文
获取原文并翻译 | 示例

摘要

We present a 22.5-27.7-GHz fast-lock low-phase-noise bang-bang digital phase-locked loop (PLL) for mm-wave communication. The fast lock is achieved with the help of the proposed gear-shift algorithm, scaling up the PLL bandwidth for faster settling, and orderly reducing it for jitter performance. A digitally controlled oscillator (DCO), based on transformer feedback with a tunable source-bridged capacitor, exhibits low phase noise (PN) over a wide tuning range (FoM of -184 dBc/Hz and FoMT of -191 dBc/Hz). The PLL occupies 0.09-mm2 core area and exhibits 220-fs RMS jitter while consuming 25 mW, giving FoMRMS of -239 dB. Its settling time improves from 780 to 45 μs with our gear-shift algorithm. For 60-GHz communication, with a frequency multiplication factor of 2.5, this PLL covers all six channel frequencies of IEEE-802.11ad and is capable of supporting 128 QAM and beyond.
机译:我们提供了22.5-27.7-GHz的快速锁定低相噪声Bang-Bang数字锁相环(PLL),用于MM波通信。在提出的换档算法的帮助下,快速锁定实现,缩放PLL带宽以更快地沉降,并有序降低抖动性能。一种基于变压器反馈的数字控制振荡器(DCO)在可调谐源极 - 桥接电容器上显示出在宽调谐范围内的低相位噪声(PN)(FOM -184 DBC / Hz和-191 dBC / Hz的FOMT)。 PLL占用0.09mm2的核心区域,并在消耗25兆瓦的同时展示220-FS rms抖动,给出了-239 dB的FOMRMS。使用我们的变速算法,其稳定时间从780增加到45μs。对于60-GHz通信,具有2.5的频率倍增因子,该PLL涵盖了IEEE-802.11AD的所有六个通道频率,并且能够支持128 QAM及以后。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号