首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Probabilistic Approach for Yield Analysis of Dynamic Logic Circuits
【24h】

Probabilistic Approach for Yield Analysis of Dynamic Logic Circuits

机译:动态逻辑电路成品率分析的概率方法

获取原文
获取原文并翻译 | 示例
           

摘要

In deep-submicrometer technologies, process variability challenges the design of high yield integrated circuits. While device critical dimensions and threshold voltage shrink, leakage currents drastically increase, threatening the feasibility of reliable dynamic logic gates. Electrical level statistical characterization of this kind of gates is essential for yield analysis of the entire die. This work proposes a yield model for dynamic logic gates based on error propagation using numerical methods. We study delay and contention time in the presence of process variability. The methodology is employed for yield analysis of two typical wide-nor circuits: one with a static keeper and another without the keeper. Since we use a general numerical approach for the calculation of derivatives and error propagation, the proposed yield analysis methodology may be applied to a wide range of dynamic gates (for instance pre-charge dynamic gates using dynamic keeper). The proposed methodology results in errors less than 2% when compared to Monte Carlo simulation, while increasing computational efficiency up to 100$times$.
机译:在深亚微米技术中,工艺可变性对高成品率集成电路的设计提出了挑战。当器件的关键尺寸和阈值电压减小时,泄漏电流急剧增加,从而威胁到可靠的动态逻辑门的可行性。这种门的电气电平统计特性对于整个芯片的成品率分析至关重要。这项工作提出了使用数值方法基于误差传播的动态逻辑门的良率模型。我们研究过程可变性存在下的延迟和竞争时间。该方法用于两种典型的宽幅降噪电路的产量分析:一个带有静态保持器,另一个不带保持器。由于我们使用通用的数值方法来计算导数和误差传播,因此所提出的良率分析方法可以应用于各种动态门(例如,使用动态保持器进行预充电动态门)。与蒙特卡洛模拟相比,所提出的方法产生的误差小于2%,同时将计算效率提高了100倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号