...
首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Probabilistic Analysis and Design of Metallic-Carbon-Nanotube-Tolerant Digital Logic Circuits
【24h】

Probabilistic Analysis and Design of Metallic-Carbon-Nanotube-Tolerant Digital Logic Circuits

机译:耐金属碳纳米管数字逻辑电路的概率分析与设计

获取原文
获取原文并翻译 | 示例
           

摘要

Metallic carbon nanotubes (CNTs) pose a major barrier to the design of digital logic circuits using CNT field-effect transistors (CNFETs). Metallic CNTs create source to drain shorts in CNFETs, resulting in undesirable effects such as excessive leakage and degraded noise margins. No known CNT growth technique guarantees 0% metallic CNTs. Therefore, special processing techniques are required for removing metallic CNTs after CNT growth. This paper presents a probabilistic model which incorporates processing and design parameters and enables quantitative analysis of the impact of metallic CNTs on leakage, noise margin, and delay variations of CNFET-based digital logic circuits. With practical constraints on these key circuit performance metrics, the model provides design and processing guidelines that are required for very large scale integration (VLSI)-scale metallic-CNT-tolerant digital circuits.
机译:金属碳纳米管(CNT)构成了使用CNT场效应晶体管(CNFET)的数字逻辑电路设计的主要障碍。金属碳纳米管会造成源极漏泄,从而导致CNFET短路,从而导致不良影响,例如泄漏过多和噪声容限降低。没有已知的CNT生长技术可以保证金属CNT的含量为0%。因此,需要特殊的处理技术以在CNT生长后去除金属CNT。本文提出了一种概率模型,该模型结合了处理和设计参数,并能够定量分析金属CNT对基于CNFET的数字逻辑电路的泄漏,噪声容限和延迟变化的影响。由于这些关键电路性能指标受到实际限制,该模型提供了超大规模集成(VLSI)规模的耐金属CNT的数字电路所需的设计和处理准则。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号