首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Skewed Repeater Bus: A Low-Power Scheme for On-Chip Buses
【24h】

Skewed Repeater Bus: A Low-Power Scheme for On-Chip Buses

机译:倾斜中继器总线:片上总线的低功耗方案

获取原文
获取原文并翻译 | 示例

摘要

This paper purposes a bus architecture called skewed repeater bus (SRB) for reducing on-chip interconnect energy in microprocessors. By introducing a dynamic relative delay between neighboring bus lines, SRB reduces both average and worst-case coupling capacitance between those lines. SRB is compared to previously published techniques like delayed data bus (DDB) and delayed clock bus (DCB). Simulation results in 65-nm process show that bus energy reduction of 18% is achieved when SRB is applied to a real microprocessor example, versus 11% and 7% only for DDB and DCB, respectively.
机译:本文旨在使用一种称为斜交中继器(SRB)的总线架构来减少微处理器中的片上互连能量。通过在相邻总线之间引入动态相对延迟,SRB可以减少这些总线之间的平均和最坏情况下的耦合电容。将SRB与先前发布的技术(如延迟数据总线(DDB)和延迟时钟总线(DCB))进行比较。在65纳米工艺中的仿真结果表明,将SRB应用于实际的微处理器示例时,总线能耗降低了18%,而DDB和DCB分别仅为11%和7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号