首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Discrete-Time FFT Processor for Ultrawideband OFDM Wireless Transceivers: Architecture and Behavioral Modeling
【24h】

A Discrete-Time FFT Processor for Ultrawideband OFDM Wireless Transceivers: Architecture and Behavioral Modeling

机译:用于超宽带OFDM无线收发器的离散FFT处理器:体系结构和行为建模

获取原文
获取原文并翻译 | 示例

摘要

A discrete-time (DT) fast Fourier transform (FFT) processor which enables an architectural improvement to ultrawide-bandwidth orthogonal frequency-division multiplexing (OFDM) receivers for use in low-power handheld applications is presented. The new architecture performs FFT demodulation of the OFDM signal in the DT signaling domain before analog-to-digital conversion. The approach significantly reduces the required number of bits in the analog-to-digital converter (ADC) while increasing receiver linearity and providing improved handling of narrow-band blockers. The processor is first implemented in simulation using a top-down methodology based on behavioral models which are developed to describe the circuit functions of the DT FFT processor. System simulation results show that the processor can be implemented with DT CMOS circuits having typical nonidealities while outperforming equivalent all-digital FFT processors. An improvement in dynamic range in the FFT processor and ADC from 35 to 54 dB is demonstrated through simulation.
机译:提出了一种离散时间(DT)快速傅里叶变换(FFT)处理器,该处理器能够对用于低功率手持应用的超宽带正交频分多路复用(OFDM)接收器进行架构改进。新架构在模数转换之前在DT信令域中对OFDM信号执行FFT解调。该方法显着减少了模数转换器(ADC)中所需的位数,同时提高了接收器线性度并改善了对窄带阻塞器的处理。该处理器首先通过基于行为模型的自上而下的方法在仿真中实现,该行为模型是为描述DT FFT处理器的电路功能而开发的。系统仿真结果表明,该处理器可以用具有典型非理想性的DT CMOS电路实现,同时性能优于同等的全数字FFT处理器。通过仿真证明了FFT处理器和ADC的动态范围从35 dB改善到54 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号