首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Analytical Phase-Noise Modeling and Charge Pump Optimization for Fractional- PLLs
【24h】

Analytical Phase-Noise Modeling and Charge Pump Optimization for Fractional- PLLs

机译:小数分频PLL的分析性相位噪声建模和电荷泵优化

获取原文
获取原文并翻译 | 示例

摘要

We present an analytical frequency-domain phase-noise model for fractional-$N$ phase-locked loops (PLLs). The model includes the noise of the crystal reference, the reference input buffer, the voltage-controlled oscillator (VCO), the loop filter, charge pump (CP) device noise, and sigma-delta modulator (SDM) noise, including its effect on the in-band phase noise. The thermal device noise of the CP and the turn-on time of the CP output current are found to be limiting the in-band phase noise of state-of-the-art synthesizers. Device noise considerations for bipolar transistors and MOSFETs suggest the use of CMOS-only CPs, even in BiCMOS technologies. We present a noise-optimized CMOS CP specifically designed for a dual-loop PLL architecture using two CPs. This PLL architecture keeps the dc output voltage of the noise-relevant CP and the phase-noise spectrum constant, regardless of temperature variations.
机译:我们提出了分数-$ N $锁相环(PLL)的解析频域相位噪声模型。该模型包括晶体基准噪声,基准输入缓冲器,压控振荡器(VCO),环路滤波器,电荷泵(CP)器件噪声和sigma-delta调制器(SDM)噪声,包括其对噪声的影响。带内相位噪声。发现CP的热装置噪声和CP输出电流的开启时间限制了现有技术合成器的带内相位噪声。对于双极晶体管和MOSFET的器件噪声考虑,即使在BiCMOS技术中,也建议使用仅CMOS的CP。我们介绍了一种针对噪声优化的CMOS CP,专门为使用两个CP的双环路PLL体系结构设计。这种PLL架构使与噪声相关的CP的直流输出电压和相位噪声频谱保持恒定,而不管温度变化如何。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号